• Home
  • Articles
  • Basics
  • Components
  • Projects
  • Communications
  • MCQ

WatElectronics.com

You are here: Home / MCQ / Physical Design VLSI Question & Answers

Physical Design VLSI Question & Answers

February 2, 2026 By WatElectronics

Physical Design (PD) is one of the most critical and challenging stages in the VLSI design flow, bridging the gap between logical design and silicon fabrication. While RTL design and synthesis focus on what the circuit should do, physical design determines how well it will work on silicon in
terms of performance, power, and area (PPA).

The following MCQs on Physical Design are carefully curated to test not just theoretical knowledge, but also practical understanding, tool-oriented thinking, and interview-level reasoning. The questions progress from intermediate to advanced difficulty, covering real-world concepts such as placement congestion, CTS skew, routing challenges, timing corners, signal integrity, power integrity, and signoff checks. Each MCQ is accompanied by a hint and explanation, making this collection ideal for:

  • VLSI students and fresh graduates
  • ASIC / SoC interview preparation
  • GATE and competitive exam aspirants
  • Engineers revising core PD concepts

These MCQs are designed to reflect how Physical Design is actually practiced in the industry—where trade-offs, constraints, and corner cases matter as much as textbook definitions.

1). What is the primary objective of Physical Design in VLSI?

Hint
2). Which file is the direct input to Physical Design?

Hint
3). What is the final output of Physical Design?

Hint
4). Which step comes first in the PD flow?

Hint
5). What does core utilization represent?

Hint
6). Why are macros placed first during floorplanning?

Hint
7). What happens if core utilization is too high?

Hint
8). Which layer is usually used for power routing?

Hint
9). What is IR drop?

Hint
10). Why is power planning done before placement?

Hint
11). What is the goal of placement?

Hint
12). What does “legal placement” mean?

Hint
13). Which placement step optimizes timing and congestion?

Hint
14). What is cell spreading used for?

Hint
15). Which factor does NOT directly affect placement quality?

Hint
16. What is the main goal of CTS?

Hint
17). What is clock skew?

Hint
18). What is useful skew?

Hint
19). Which elements are inserted during CTS?

Hint
20). Why is CTS done after placement?

Hint
21). What is global routing?

Hint
22). What is detailed routing?

Hint
23). What causes routing congestion?

Hint
24). What is antenna effect?

Hint
25). How is antenna violation fixed?

Hint

Physical Design VLSI MCQs for Interviews

26). What is Static Timing Analysis (STA)?

Hint
27). What is setup violation?

Hint
28). What is hold violation?

Hint
29). Which stage mostly affects hold timing?

Hint
30). How are hold violations usually fixed?

Hint
31). What is dynamic power mainly dependent on?

Hint
32). What causes crosstalk?

Hint
33). How can crosstalk be reduced?

Hint
34). What is electromigration?

Hint
35). How is electromigration mitigated?

Hint
36). What does DRC check?

Hint
37). What does LVS verify?

Hint
38). What is ERC?

Hint
39). What happens if LVS fails?

Hint
40). Which file is used for tape-out?

Hint
41). What is congestion-driven placement?

Hint
42). What is clock latency?

Hint

43). What is negative slack?

Hint
44). Which corner is worst for setup timing?

Hint
45). Which corner is worst for hold timing?

Hint
46). Which tool is commonly used for PD?

Hint
47). What does LEF contain?

Hint
48). What does DEF describe?

Hint
49). What is filler cell insertion for?

Hint
50). What is tap cell insertion?

Hint

Physical Design VLSI MCQs for Quiz

51).Which metric is most commonly used to estimate wirelength during placement optimization?

Hint
52). Why is very high core utilization risky in physical design?

Hint
53). What is the primary purpose of placement blockages?

Hint
54). Pin accessibility issues mainly impact which PD stage?

Hint
55). What is the main objective of congestion-driven placement?

Hint
56). Which factor is most critical while placing large macros?

Hint
57).What does flyline represent in PD tools?

Hint
58). Which PD step usually introduces the most buffers?

Hint
59). Why are standard cells placed in rows?

Hint
60). Which routing stage assigns exact metal tracks and vias?

Hint
61). What is the main reason for inserting filler cells?

Hint
62). Which PD artifact defines placement rows and routing tracks?

Hint
63). What happens if tap cells are missing?

Hint
64). What primarily determines routing congestion?

Hint
65). Which statement about global routing is TRUE?

Hint
66). What is the impact of macro halos?

Hint
67). Which metric reflects routability during placement?

Hint
68). Which is NOT a legal placement constraint?

Hint
69). What causes detours in routing?

Hint
70). Why are IO cells placed early in PD?

Hint
71). What is the role of endcap cells?

Hint
72). Which factor directly affects antenna violations?

Hint
73). Which PD stage first considers timing optimization seriously?

Hint
74). What is whitespace mainly used for?

Hint
75). Which report helps identify routing hotspots?

Hint

Physical Design VLSI MCQs for Exams

76). Which condition is worst for setup timing analysis?

Hint
77). Which corner is most critical for hold timing?

Hint
78). What is clock latency?

Hint
79). What does negative slack indicate?

Hint
80). Why are hold fixes usually done after CTS?

Hint
81). What is useful skew?

Hint
82). What is OCV used for?

Hint
83). AOCV improves upon OCV by considering what?

Hint
84). What problem does shielding primarily solve?

Hint
85). Why do clock nets often use higher metal layers?

Hint
86). What is electromigration caused by?

Hint
87). How is EM risk reduced in power nets?

Hint
88). What is an ECO in PD?

Hint
89). What does LVS failure indicate?

Hint
90). Why is metal fill inserted?

Hint
91). What is double patterning related to?

Hint
92). What is the main risk of aggressive hold fixing?

Hint
93). Why are always-on cells special?

Hint
94). What does UPF/CPF describe?

Hint
95). Which cell is required between voltage domains?

Hint
96). Why are via arrays preferred on critical nets?

Hint
97). Which PD stage has the highest impact on final PPA?

Hint
98). What does signoff timing analysis use?

Hint
99). Why is tape-out considered irreversible?

Hint
100). Physical Design success is best measured by which metric?

Hint
clock.png

Time's up

Recent Posts

  • What is TensorFlow Lite? Architecture, Quantization & Edge AI Explained
  • What is Physical Design in VLSI ?
  • RISC-V Architecture : A Complete and Practical Explanation
  • AD9850 DDS Signal Generator : PinOut,Features, Specifications, Interfacing & Its Applications
  • BD244 Power Transistor : PinOut, Specifications, Circuit, Working, Datasheet & Its Applications
  • BC546 NPN Transistor : PinOut, Specifications, Circuit, Working, Datasheet & Its Applications
  • BC549 Transistor : PinOut, Specifications, Circuit, Working, Datasheet & Its Applications
  • SK100 Transistor : PinOut, Specifications, Circuit, Working, Datasheet & Its Applications
  • G3MB-202P Solid State Relay : PinOut, Specifications, Circuit, Working, Datasheet & Its Applications
  • MMBT3906 Transistor : PinOut, Specifications, Circuit, Working, Datasheet & Its Applications
  • MJ2955 Transistor : PinOut, Specifications, Circuit, Working & Its Applications
  • LM378 IC : PinOut, Features, Specifications,Circuit, Working, Datasheet & Its Applications

Categories

  • AI (7)
  • Articles (19)
  • Basics (111)
  • Communications (65)
  • Components (284)
  • Digital Electronics (43)
  • Digital Signalling (3)
  • Electronics (247)
  • Embedded Systems (12)
  • Magnetism (5)
  • Microprocessors (3)
  • Modulation (1)
  • News (4)
  • Projects (15)

Category

  • Electronics
  • Components
  • Digital Electronics
  • Embedded Systems
  • Projects

Copyright © 2025 · WatElectronics.com | Contact Us | Privacy Policy